

# ULTRA LOW POWER HFET DOWN CONVERTER FOR WIRELESS COMMUNICATION APPLICATIONS

Vijay Nair, Saeid Tehrani, Rimantas Vaitkus, and Doug Scheitlin

Phoenix Corporate Research Laboratories  
2100 E. Elliot Road Tempe, Arizona, 85284

## Abstract

An ultra low power GaAs HFET (heterojunction FET) amplifier/mixer MMIC was designed and characterized for portable communication applications in the 900 MHz band. A completely monolithic LNA (80 mil X 42 mil) achieved 10 dB gain, 2.5 dB NF and -4 dBm input IP3 at an operating current of 0.5mA @ 1.0 V. A down converter, consisting of the LNA and a dual gate FET mixer achieved -117 dBm receiver sensitivity in the 900 MHz cellular band. The total power consumption of this miniature down converter was about 2 mW. The HFET down converter IC achieved the same receiver sensitivity as a MESFET down converter at 1/5th of the power. The extremely low power dissipation, high third order intercept point, high level of integration, and very good RF performance of this monolithic IC make it an ideal candidate for wireless applications.

## Introduction

GaAs MMIC receivers in wireless communication products lead to a reduction in the number of parts and interconnects and, hence, the size and weight. However, to conserve the battery drain in portable units, devices and circuits have to be designed to operate at very low current levels. Enhancement mode and depletion mode MESFET MMIC amplifiers with excellent RF performance at low current levels have been published(1-6).

This paper reports on the development of an GaAs HFET MMIC down converter with low power dissipation for wireless communication applications.

## Circuit Design



Fig. 1a. LNA MMIC schematic



Fig. 1b. Dual gate FET mixer schematic

The design goal was to demonstrate a low power integrated front-end technology for wireless applications. Improving the intermodulation characteristics of the low power amplifier was also an important goal. A down converter operating at 1.0 V with less than 2 mA operating current was chosen as the demonstration vehicle. It consisted of a single stage GaAs HFET low noise amplifier(LNA) and a dual gate FET mixer as shown in fig. 1a and 1b. A lumped element LC matching network was employed in the design to achieve on-chip selectivity. The noise parameters of the HFET were measured at very low current levels using an internally developed measurement system. Single stage amplifiers were modelled with different gate width devices were to study the IP3-gain-NF-return loss tradeoff. In order to improve the input third order intercept point of low power LNAs, device harmonics were measured at low frequencies(7). The circuit IP3 was modeled by representing the device nonlinearities in Volterra series(8). The circuit was optimized to give high IP3, good frequency response, and good return loss, while maintaining unconditional stability.

## Results and Discussion

The wafers were fabricated using a 0.7  $\mu\text{m}$  GaAs HFET MMIC process developed in-house. This process employs epitaxial material with InGaAs channel, and AlGaAs planar doped barriers, Ni/Ge/Au ohmics, Ti/Al Schottky gate and two level metal interconnects. Figure 2 shows the maximum gain comparison between the nominal 0.7  $\mu\text{m}$  gate length HFET and MESFETs as a function of drain current at 2 GHz. For MMIC fabrication, on-chip  $\text{Si}_3\text{N}_4$  MIM capacitors and 3  $\mu\text{m}$  thick Au inductors were employed. The fabricated LNA chip, and the mixer chip are shown in figs. 3a and 3b.



Fig. 2 Maximum Gain of a MESFET & HFET  
Device size= 0.7  $\mu\text{m}$  X 50  $\mu\text{m}$



Fig. 3a. Fabricated LNA MMIC chip



Fig. 3b. Fabricated DG FET Mixer chip

## Amplifier

The amplifier consists of a 100  $\mu\text{m}$  HFET with on-chip input and output matching. The gain, IP3, return loss and noise figure were measured on-wafer using an integrated test system developed in-house. The measured gain, IP3 and noise figure of the amplifier are plotted in fig. 4. This amplifier achieved a gain of 10 dB and noise figure of 2.5 dB at operating current of 0.5 mA and 1.0V supply voltage. At this low bias point, the amplifier also exhibited very high input IP3 of -4.0 dBm. In fig. 5, this amplifier performance is compared with published results of other MMIC LNAs. To our knowledge, this MMIC amplifier is the lowest power consumption amplifier reported to date.



Fig. 4 Measured performance for MMIC LNA  $V_{ds} = 1.0\text{V}$ ,  $I_{ds} = 0.5\text{ mA}$

## Mixer

A dual gate HFET mixer design was accomplished by using a cascoded

connection of two single gate HFETs. RF and L.O. ports were matched on-chip, while the IF port was matched externally to the chip.



Fig. 5. MMIC LNA power consumption (LNAs with on-chip matching and Gain  $\geq 10$  dB are included)

This monolithic mixer achieved a conversion gain of -0.2 dB and intercept point of + 1 dBm at 1.0 mA. Mixer performance showed a strong dependence on the voltage applied to the second gate. The optimized second gate voltage was used in the down converter test described below.

## Down Converter IC

In order to evaluate the performance of the HFET LNA and mixer IC, the wafers were thinned, scribed and assembled in the 14 pin SOIC and ceramic packages. A complete receiver system was built using the HFET LNA and mixer IC cascaded with a narrow band FM double conversion receiver IC (MC3363DW) and an audio amplifier (MC34119D). The receiver

sensitivity of the HFET down converter was measured using a SINAD(Signal, Noise And Distortion) measurement system (9). 12 dB SINAD is a specified standard for sensitivity measurement of professional radio receivers such as land mobile and cellular radios. The measured performance of the down converter IC is shown in fig. 6. HFET MMIC down converter achieved -117 dBm receiver sensitivity at 2 mW of power. This is an 80% reduction in power consumption compared to a MESFET down converter (9).



**Fig. 6. HFET down converter sensitivity at cellular band**

## Conclusion

A fully monolithic GaAs HFET MMIC amplifier and mixer was designed, fabricated and tested for potential application in wireless communication system. The total power dissipation of the miniaturized IC was only 2mW. This single chip integrated front-end IC (80 mil X 85 mil) achieved -117 dBm sensitivity in the 900 MHz cellular band. The HFET down converter IC achieved same receiver sensitivity as a MESFET down converter at 1/5th of the power. The extremely low power dissipation, high level of integration and very good RF performance of this monolithic IC make it an ideal candidate for portable communication applications.

## Acknowledgements

We acknowledge the help of Judy Kline in RF characterization and PCRL process lab personnel for their wafer fabrication support. We also acknowledge the encouragement and support of Chuck Weitzel, Bill Ooms, and John Escher.

## References

- (1) V. Nair, "Low Current Enhancement Mode MMICs for portable Communication Applications," IEEE GaAs IC Symposium Tech. Digest, 1989, pp 67- 70
- (2) Y. Imai, M. Tokumitsu, A. Minakawa, T. Sugeta, and M. Aikawa, "Very Low Current Small Size GaAs MMICs for L-band Front-end Applications," IEEE GaAs IC Symposium Tech. Digest, 1989, pp 71- 74.
- (3) K. R. Coiffi, " Monolithic L-Band Amplifiers operating at milliwatt and sub-milliwatt DC Power DC Power Consumption," IEEE Microwave and Millimeter -Wave Monolithic Symposium Digest, pp 9-12, 1992 .
- (4) V. Nair, R. Vaitkus, D. Scheitlin, J. Kline, and H. Swanson, "Low Current GaAs Integrated Downconverter for portable Communication Application". GaAs IC symposium Digest, Oct. 93, pp 41- 44.
- (5) M. Nakatsugawa, Y. Yamaguchi, and M. Muraguchi, " An L-band Ultra Low power Consumption Monolithic Low Noise Amplifier," GaAs IC symposium Digest Oct. 93, pp 45-48
- (6) E. Heaney, F. McGrath, P.O'Sullivan, C. Kermarrec, "Ultra Low Power Low Noise Amplifier for Wireless Communications," GaAs IC symposium Digest, Oct. 93, pp 49-51
- (7) S. Maas and A. Crosmun, "Modeling the gate I/V characteristic of a GaAs MESFET for Volterra-series analysis," IEEE Trans. Microwave Theory and Techniques, vol. 37, no. 7, pp.1134-1136, July 1989.
- (8) S. Mass, "C/NL Linear & Nonlinear Microwave Circuit Analysis & Optimization Software & Users manual", Artec House, 1990.
- (9) V. Nair, H. Hanson and D. Scheitlin, "Low Power GaAs MMIC Down Converter for portable communication Applications," Proceedings of the 2nd Annual Wireless Symposium, 1994, pp 452-461.